back to overview ^

» DVM Test Report: VOUT=0.6V|Bode Plot|Vin Maximum|50% Load

Test Details
Schematic 6.3_LTC3406B - DVM ADVANCED.sxsch
Test VOUT=0.6V|Bode Plot|Vin Maximum|50% Load
Date / Time 4/25/2013 5:12:02 PM
Report Directory DVM_REPORTS\2013-04-25-5_11_49_PM\VOUT=0.6V\Bode Plot\Vin Maximum\50% Load
Log File report.txt
Screenshot schematic.png
Status FAIL
Simulator simplis
Deck input.deck
Init input.deck.init
Measured Scalar Values
Efficiency 76.7746%
Frequency(CLK) 955.69661kHertz
Power(LOAD) 182.683m
Power(SRC) 237.946m
gain_crossover_freq 19.9547k
gain_margin 33.8124
min_phase 39.869
phase_crossover_freq 335.599k
min_phase_freq 19.9547k
phase_margin 39.8688
ILOAD
AVG
301.724m
MIN
300.497m
MAX
302.474m
RMS
301.724m
ILOUT
AVG
301.724m
MIN
118.808m
MAX
497.963m
RMS
320.972m
ISRC
AVG
43.2657m
MIN
465.564u
MAX
559.124m
RMS
122.249m
SW
AVG
635.632m
MIN
-899.182m
MAX
5.45209
RMS
1.99744
VLOAD
AVG
605.46m
MIN
602.998m
MAX
606.966m
RMS
605.461m
VOUT
AVG
605.46m
MIN
602.998m
MAX
606.966m
RMS
605.461m
VSRC
AVG
5.49996
MIN
5.49944
MAX
5.5
RMS
5.49996
Measured Spec Values
Max_VLOAD PASS: Max. Output1 Voltage (606.966m) is less than or equal to Max. Output1 Voltage Spec (1.58025)
Min_VLOAD FAIL: Min. Output1 Voltage (602.998m) is not greater than or equal to Min. Output1 Voltage Spec (1.42975)
Min_VLOAD_vs_avg FAIL: Avg. Output1 Voltage (605.46m) is not greater than or equal to Min. Output1 Voltage Spec (1.42975)
Min_VLOAD_vs_max FAIL: Max. Output1 Voltage (606.966m) is not greater than or equal to Min. Output1 Voltage Spec (1.42975)
min_gain_margin PASS: Gain Margin (33.8124) is greater than Min. Gain Margin (12)
min_phase_margin PASS: Phase Margin (39.8688) is greater than Min. Phase Margin (35)
Bode Plot
GAIN
PHASE
SXGPH File simplis_ac6_271.sxgph
LOAD
VLOAD
ILOAD
SXGPH File simplis_pop6_254.sxgph
SRC
VSRC
ISRC
SXGPH File simplis_pop6_244.sxgph
default
CLK
ILOUT
SW
VOUT
SXGPH File simplis_pop6_249.sxgph
Other SXGPH Files
clock#pop simplis_pop6_236.sxgph
DVM Bode Plot Input#log#ac simplis_ac6_278.sxgph